Thermodynamics limits in Oscillators and Phase Locked Loops

Armina Khakpour and Antonio Liscidini
Thermodynamics limits in Oscillators and Phase Locked Loops

A. Khakpour and A. Liscidini, Senior Member, IEEE

Abstract—In this paper the impact of thermal noise in time domain signal processing is reviewed with an emphasis on oscillators and phase locked loops. It will be shown that both oscillators and phase-locked loops display an upper bound in their efficiency that is fundamentally thermodynamic limited. Such upper bound will be used to derive two comparative figure-of-merits (FoMs) that resemble the one already present in literature. Finally, an analysis of the state of the art of the designs already present in literature confirms the proposed analysis.

Index Terms—figure of merit (FOM), phase-locked loop (PLL), phase noise, signal to noise ratio (SNR), voltage-controlled oscillator (VCO), jitter, absolute jitter, time-domain

I. INTRODUCTION

The most common time-domain circuits in electronics are oscillators and phase locked loop (PLL) where the information is contained in a time difference between two events rather than the voltage drop between two terminals. Recently it has been shown that both time and voltage domain circuits are ultimately thermodynamically limited in a similar way, which leads to a straightforward relationship between power dissipation and signal to noise ratio (SNR) achievable [1]. In this paper, after an overview of the thermodynamic limits for time-domain circuits, it will be demonstrated that such fundamental limit is also behind the most common benchmarking figure-of-merits used for oscillators and PLLs. The presented derivation will allow to identify also thermodynamic upper bounds for such FOMs and intrinsic limitations when used in the attempt to provide a fair comparison between different designs.

The paper is structured as follows: in Section II an overview of the thermodynamic limit in time-domain signal processing is presented. In Section III, thermodynamic limits of Oscillators and PLL are discussed. A relationship between the oscillator and PLL FOMs is derived in Section IV which is accompanied with a discussion about the restrictions in the use of such FOMs. Paper ends by introducing a new FoM to benchmark the architecture efficiency of the PLLs regardless of the oscillator and reference frequency adopted.

II. THERMODYNAMIC LIMIT IN TIME-DOMAIN SIGNAL PROCESSING

In voltage domain, the maximum and the minimum signals that can be processed are limited by the voltage supply and the thermal noise respectively. These boundaries define the signal-to-noise ratio (SNR) of the circuit and consequently its performance [1]. In time-domain, the jitter noise sets a lower bound in the time difference detectable, while the upper bound is set by the maximum delay generated by the circuit.

In the case of an inverter, the relationship between power (P) and the SNR achievable when used as an integrator has been evaluated by Enz et.al. in [2] as follows:

\[
\text{Power} = 8kT f_{BW} \text{SNR} = 4kT f_{BW} \alpha_V \gamma \quad (1)
\]

where \( k \) is the Boltzmann constant and \( T \) is the temperature of the circuit \( f_{BW} \) is the bandwidth of the circuit and \( \alpha_V \) a coefficient set to 2 and \( f \) is the bandwidth of the system. When the inverter is used as a delay stage, the jitter noise produced by the inverter and the maximum delay achievable can be used to achieve an expression of power versus SNR.

The expression of the jitter added by a CMOS inverter as a function of the generated delay was evaluated by Abidi in [6] and is given by

\[
\sigma^2 = \frac{8ykT t_d^2}{C V_{DD} (V_{DD} - V_t)} + \frac{4kT t_d^2}{C V_{DD}^2} \quad (2)
\]

where \( \sigma \) is the jitter, \( t_d \) the delay of the inverter, \( \gamma \) the thermal noise coefficient for the transistor, \( V_t \) is the transistor voltage threshold. Equation (2) can be used for both transitions (i.e. form \( V_{DD} \) to 0 and vice versa) [6]. Starting from (2) it is possible to define the SNR of the inverter working as a delay stage as

\[
\text{SNR} = \frac{t_d^2}{\sigma^2} = \frac{1}{\frac{8ykT}{C V_{DD} (V_{DD} - V_t)} + \frac{4kT}{C V_{DD}^2}} \quad (3)
\]

Notice that, the SNR of the inverter in time domain is independent of the delay generated, being a function of the capacitive load \( C \), the voltage supply and the transistor threshold. For an easier comparison with (1), (3) can be rewritten as

\[
\text{SNR} = \frac{C}{4kT \alpha_T} V_{DD}^2 \quad (4)
\]

with

\[
\alpha_T = \frac{2yV_{DD}}{V_{DD} - V_t} + 1 \quad (5)
\]

Equation (4) looks very like (1) except for the factor \( \alpha_T \). In fact, while in voltage domain \( \alpha_V = 2 \), in time domain \( \alpha_T \) is technology dependent because it is a function of the ratio between the voltage threshold and the voltage supply. Since the power consumption of the stage in both cases is the same, the following relationship between power and SNR in time domain results:
III. VCO and PLL THERMODYNAMIC FOMS

From (6) it is possible to define an upper limit for $\text{SNR}f_{\text{BW}}/P$ given by $4kT\alpha_T$, which limits efficiency in time-domain signal processing (without resonators). The relationship between the SNR achievable by a circuit for a given power dissipation $P$ and bandwidth $BW$ can be expressed by

$$\frac{\sigma}{\text{SNR}/f_{\text{BW}}} = 4kT\alpha \quad (7)$$

Since in voltage domain the relationship between SNR, $f_{\text{BW}}$ and $P$ is constant and thermodynamically limited to $8kT$, (7) has been used as basis in the definition of several FOMs which in the most trivial expression is given by

$$FOM = \frac{\text{SNR}/f_{\text{BW}}}{P} \quad (8)$$

Since in time domain circuits SNR can be defined as

$$\text{SNR} = \frac{\langle \Delta t \rangle^2}{\sigma^2_a} \quad (9)$$

where $\sigma_a$ is the jitter accumulated over the time $\Delta t$ [1], by choosing $f_{\text{BW}} = 1/\Delta t$, (8) can be rewritten as

$$FOM = \frac{\Delta t}{P\sigma^2_a} \quad (10)$$

and can be used to benchmark oscillators and PLL from the point of view of the thermodynamic limit previously highlighted.

A. Oscillator FOM

In literature, the most common FOM used to characterize an electrical oscillator is given by

$$FOM_{\text{osc}} = \frac{f_0^2}{\Delta f^2 L(\Delta f)} \frac{1}{P} \quad (11)$$

where $f_0$ is the oscillation frequency, $\Delta f$ is the frequency offset from $f_0$, $L(\Delta f)$ is the phase noise spectral density evaluated at an offset $\Delta f$ and $P$ is the power dissipated (usually normalized to 1mW). Although historically (11) has been derived by a simple rearrangement of the empirical Leeson’s model of the phase noise in an oscillator [4], it will be shown that (11) can be derived by starting from (10).

Since in a free running VCO, the jitter square accumulated in $N$ clock cycles is ideally $N$ times the jitter square accumulated in one cycle by setting $\Delta t = NT_\circ$ gives $\sigma^2_a = N\sigma_p^2$, where $T_\circ = 1/f_0$ is the oscillation period and $\sigma_p$ is the period jitter. Substituting $\Delta t$ with $NT_\circ$, and $\sigma^2_a = N\sigma_p^2$ in (10) leads to the following

$$FOM_{\text{osc}} = \frac{NT_\circ}{N\sigma_p^2 P} \frac{1}{f_0^2\sigma_p^2 P} \quad (12)$$

Based on [6], the period jitter, $\sigma_p$, can be expressed in term of phase noise, $L(\Delta f)$, as follows

$$\sigma_p^2 = L(\Delta f) \frac{\Delta f^2}{f_0} \quad (13)$$

By substituting (13) in (12) the traditional FOM osc for the oscillator expressed by (11) is obtained.

Since the proposed derivation started from (8), an upper bound for its value is expected, as found for filters, amplifier and analog-to-digital converters. However, it should be noted that the limits imposed by (8) is intended for circuits where no resonances are present. In presence of a resonance such limits can be overcome as demonstrated in the analysis proposed in [7].

B. PLL FOM

In the case of PLLs, a very straightforward FOM, which relates the total integrated jitter accumulated, $\sigma_a$, and the overall power consumption, $P$, was derived by Gao et al. [4]. Such FOM is expressed as

$$FOM_{PLL,dB} = -10\log\left(\frac{\frac{\Delta t}{P\sigma^2_a}}{\frac{1}{P}}\right) \quad (14)$$

where $P$ is the PLL power normalize to 1mW. The above FOM PLL was derived empirically through a detailed analysis on the relationship between phase noise and power consumption for the different building blocks constituting a generic PLL [4]. However, in this paper we will demonstrate that also such FOM is also a rearrangement of (10). Therefore, it is more general than what its original derivation could suggest.

As mentioned, for a free running oscillator, the jitter square accumulated in $N$ clock periods is $N$ times the period jitter square. Hence, the oscillators’ FOM derived by using (10) became independent of integration-time of the jitter (i.e. $\Delta t$). However, this is not the case for PLLs because the oscillator is locked, since its phase noise is actively suppressed within the PLL bandwidth. Because of this, unlike a standalone VCO, PLL’s integrated jitter does not diverge to infinity if assumed locked to an ideal jitter-free reference. This means that ideally the SNR expressed by (9) improves as $\Delta t$ increases. Hence, for a fair comparison between different designs, a reference integration time $\Delta t$ should be defined in such a way that allows for the phase noise suppression within the bandwidth of PLL to be considered. For example, setting $\Delta t = 1s$ and substituting it into (10) leads to the following expression for the PLL FoM

$$FOM_{PLL} = \frac{\Delta t}{P\sigma^2_a} = \frac{15}{\sigma^2_a P} \quad (15)$$

where $\sigma^2_a$ is the jitter integrated from $f = 1Hz$ to $f = \infty$, which for a PLL converges to the jitter integrated over the whole frequency range. It should be noted that this expression is very similar to the one introduced by Gao in a logarithmic form (i.e. (14)). Equation (15) differs from (14) in two aspects: first, it is inversely proportional to jitter and power so that a larger number corresponds to a lower power consumption, and jitter. Second, in the proposed derivation the unit of the FOM is $\text{dB}$ (or $\text{dBJ}$ in a logarithmic form) as for (11) and (8) (when power is not normalized to 1mW).
IV. FoM PLL THERMODYNAMIC LIMITS

In the previous section, it was shown that both FoM_{PLL} and FoM_{VCO} are transpositions of (10). Since any PLL is built around a voltage-controlled-oscillator (VCO), it is also useful to see how these two FoMs relate to each other.

By reusing (10), the FoM_{OSC} of the VCO closed into a PLL (FoM_{VCO}) can be expressed as function of the bandwidth of the PLL (f_{BWPLL}) and the jitter accumulated by the VCO outside the bandwidth of the PLL (σ_{VCO}^2) which corresponds to an integration time of 1/f_{BWPLL}:

\[ \text{FoM}_{VCO} = \frac{\Delta t}{P_{VCO} \sigma_{VCO}^2} = \frac{1}{\sigma_{VCO}^2 P_{VCO} f_{BWPLL}} \]  

(16)

where P_{VCO} is the power consumption of the VCO. By combining (16) with (15), FoM_{PLL} can be rearranged as function of FoM_{VCO} as follows

\[ \text{FoM}_{PLL} = \frac{\sigma_{VCO}^2}{\sigma_{PLL}^2} \frac{P_{VCO}}{P_{PLL}} f_{BWPLL} = \text{FoM}_{VCO} \]  

(17)

where P_{PLL} is the total power consumption of the PLL. This equation is very intriguing since it allows to identify an upper limit for the FoM_{PLL} that only depends on the type of the oscillator used and the reference frequency adopted (f_{REF}). In fact, since σ_{VCO}^2 cannot exceed σ_{PLL}^2, P_{VCO} < P_{PLL}, and f_{BWPLL} cannot exceed the reference frequency, the upper limit on the FoM_{PLL} is given by

\[ \text{FoM}_{PLL,\text{MAX}} = \text{FoM}_{VCO} \cdot f_{REF} \]  

(18)

The presence of an upper limit that depends on both f_{REF} and FoM_{VCO} suggests that the FoM expressed by Gao in (14) and (15) cannot be used as a metric to compare different PLL architectures since merely starting from a better VCO and a higher reference frequency could lead to a higher FoM_{PLL} even with a less efficient architecture.

The fact that better oscillator and higher f_{REF} help to obtain a better FoM is confirmed by the plot in Fig. 1, where several PLL reported in literature are compared by using (15). As shown in Fig. 1, not only all the design reported in literature are below the upper bound given by (18), but also better FoMs are obtained for higher values of FoM_{VCO}/f_{REF}.

V. A FoMs FOR PLL ARCHITECTURES COMPARISON

The analysis proposed in the previous section has shown that the FoM_{PLL} expressed by (15) has some biases when used to compare PLL architectures. By assuming a flat in-band noise profile, Gao at al. demonstrated that to minimize the jitter for a given power, the PLL bandwidth must be set to an optimal value (f_{BWPLL,OPT}) so that jitter, and power consumption of the VCO are half of the total [4]. By using equations (4) and (19) reported in [4], it is also possible to extrapolate f_{BWPLL,OPT} for any sub-optimal design to be the following:

\[ f_{BWPLL,OPT} = f_{BWPLL} \left( \frac{P_{VCO}}{P_{LOOP}} \right) \]  

(19)

Where P_{LOOP} is the power consumed by all the components in PLL loop excluding the power consumed in the VCO. When σ_{VCO}^2 and P_{VCO} are both half of the total (17) can be rewritten as

\[ \text{FoM}_{PLL,OPT} = \frac{1}{4} f_{BWPLL,OPT} \cdot \text{FoM}_{VCO} \]  

(20)

The biasing of the classical FoM_{PLL} from the power distribution between the VCO and the rest of the PLL (P_{LOOP}) is confirmed by the plot in Fig. 2, where the FoM_{PLL} state of the art have been plotted as function of the ratio between P_{VCO}/P_{LOOP} (after a normalization by FoM_{VCO} and f_{REF} to eliminate the biasing produced by the use of different VCO and different reference frequency). As predicted by Gao et al. in [4], the plot confirms that the designs with better FoM are the ones that tend to equalize the two powers.

A. General FoM_{PLL} for architecture comparison

By using the relationship expressed by (19), equation (20) can be rewritten as

<table>
<thead>
<tr>
<th>fref(MHz)</th>
<th>40</th>
<th>52</th>
<th>49</th>
<th>40</th>
<th>55</th>
<th>123</th>
<th>40</th>
<th>32</th>
<th>192</th>
<th>150</th>
</tr>
</thead>
<tbody>
<tr>
<td>Fout(GHz)</td>
<td>4</td>
<td>3.2</td>
<td>3.83</td>
<td>4.42</td>
<td>11.8</td>
<td>0.98</td>
<td>11.72</td>
<td>2.</td>
<td>2.3</td>
<td>0.9</td>
</tr>
<tr>
<td>BW PLL(MHz)</td>
<td>0.31</td>
<td>0.95</td>
<td>0.7</td>
<td>4</td>
<td>1</td>
<td>0.5</td>
<td>1.8</td>
<td>2</td>
<td>15</td>
<td>10</td>
</tr>
<tr>
<td>Jitter(ps)</td>
<td>0.56</td>
<td>0.23</td>
<td>0.21</td>
<td>0.13</td>
<td>0.21</td>
<td>0.05</td>
<td>0.20</td>
<td>4.07</td>
<td>0.72</td>
<td>0.84</td>
</tr>
<tr>
<td>Power PLL(mW)</td>
<td>4.5</td>
<td>17</td>
<td>11.5</td>
<td>6.2</td>
<td>6</td>
<td>131.3</td>
<td>5.6</td>
<td>15.2</td>
<td>4.6</td>
<td>3.8</td>
</tr>
<tr>
<td>PN VCO(dBc/Hz)</td>
<td>-121.1</td>
<td>-128.4</td>
<td>-118</td>
<td>-131.8</td>
<td>-123.8</td>
<td>-142</td>
<td>-125.8</td>
<td>-118</td>
<td>-133</td>
<td>-101.6</td>
</tr>
<tr>
<td>Delta F(MHz)</td>
<td>3</td>
<td>3</td>
<td>1</td>
<td>10</td>
<td>20.4</td>
<td>1</td>
<td>9.7</td>
<td>10</td>
<td>100</td>
<td>1</td>
</tr>
<tr>
<td>Power VCO(mW)</td>
<td>1.73</td>
<td>3.8</td>
<td>5</td>
<td>1.5</td>
<td>2.5</td>
<td>130</td>
<td>2.7</td>
<td>8.25</td>
<td>2.16</td>
<td>0.9</td>
</tr>
<tr>
<td>Ploop(mW)</td>
<td>2.77</td>
<td>13.2</td>
<td>6.5</td>
<td>4.7</td>
<td>3.5</td>
<td>1.3</td>
<td>2.9</td>
<td>6.95</td>
<td>2.43</td>
<td>2.9</td>
</tr>
<tr>
<td>FOMVCO1(dBc/Hz)</td>
<td>181.2</td>
<td>183.2</td>
<td>182.7</td>
<td>183</td>
<td>175</td>
<td>180.7</td>
<td>183</td>
<td>156.4</td>
<td>157</td>
<td>161.1</td>
</tr>
<tr>
<td>FOMPLL(dB)</td>
<td>238.5</td>
<td>240.5</td>
<td>242.8</td>
<td>249.6</td>
<td>245.8</td>
<td>245.2</td>
<td>246.6</td>
<td>216</td>
<td>236.2</td>
<td>235.7</td>
</tr>
<tr>
<td>FOMx(dBJ)</td>
<td>-28.1</td>
<td>-26</td>
<td>-25.1</td>
<td>-18.5</td>
<td>-24.2</td>
<td>-19.9</td>
<td>-19.6</td>
<td>-17.7</td>
<td>-17.3</td>
<td>-20.3</td>
</tr>
</tbody>
</table>

1 Power normalized to 1mW (classical FOM VCO used in literature)

\[
FOM_{PLL_{opt}} = \frac{1}{4} \cdot \left( \frac{f_{VCO}}{P_{loop}} \right)^2 \cdot \frac{f_{BW \; PLL}}{f_{ref}} \cdot FOM_{VCO} \quad \text{(21)}
\]

This expression represents maximum FOM_{PLL} (eq. (15)) that a design would reach if the power were equally distributed to minimize the overall jitter. In this way it is possible to compare the different design regardless of the constraints that lead to an unbalanced power distribution between loop and VCO. However, as shown previously, for a fair comparison among the different PLL architectures, (21) needs to be normalized by FOM_{VCO} and f_{ref}. This yields the following FOM:

\[
FOM_{A} = 10 \log \left( \frac{1}{4} \cdot \left( \frac{P_{VCO}}{P_{loop}} \right)^2 \cdot \frac{f_{BW \; PLL}}{f_{ref}} \right) \quad \text{(22)}
\]

FOM_{A} (expressed in logarithmic form) can be used to compare architectures independently of the PLL optimization realized by the designer and without being biased by reference frequency and the VCO performance.

The closer FOM_{A} is to zero, the closer the PLL is to its optimal point. Additionally, this FOM assumes the basic phase noise profile shown in [4] which is only valid for single PLLs and not the cascaded ones.

In Table I, some of the most performant PLLs present in literature are reported and compared by using the traditional FOM_{PLL} expressed by (15) and the new FOMs introduced in this paper. Among all the designs the three best values for each FOM are highlighted.

VI. CONCLUSIONS

The traditional FOM for both oscillators and PLL has been analyzed and derived in a more general form by demonstrating the presence thermodynamic upper bond. Furthermore, a new FOM has been introduced for the comparison of PLL’s architecture, by eliminating the several biases affecting the traditional FOM, such as performance of the VCO, reference frequency and power distribution.

REFERENCES