

Dual-Material Gate Junctionless FET with Vertically Graded Channel Profile for Low Power Applications

Sandeep Kumar, Arun Kumar Chatterjee and Rishikesh Pandey

EasyChair preprints are intended for rapid dissemination of research results and are integrated with the rest of EasyChair.

March 17, 2022

#### DR B R AMBEDKAR NATIONAL INSTITUTE OF TECHNOLOGY JALANDHAR-144011, INDIA International Conference on Recent Development on Materials, Reliability, Safety and Environmental Issues (IMRSE- 2021)

# Dual-material Gate Junctionless FET with Vertically Graded Channel Profile for Low Power Applications

Sandeep Kumar<sup>1</sup>\*, Arun Kumar Chatterjee<sup>2</sup>, Rishikesh Pandey<sup>3</sup> <sup>1,2,3</sup>ECED, Thapar Institute of Engineering and Technology, Patiala, India - 147001 vlsi.sandeep@gmail.com<sup>1</sup>, arun.chatterjee@thapar.edu<sup>2</sup>, rpandey@thapar.edu<sup>3</sup>

**Abstract**- The metal-oxide-semiconductor field-effect-transistor has dominated the semiconductor industry in the last four decades. To achieve more packaging density with higher speed the technological advancement has been impacted by the performance degradation of these conventional devices due to increased short channel effects namely subthreshold leakage current, subthreshold slope, drain induced barrier lowering etc. With simpler process steps and omission of p-n junctions the junctionless device has been used as an alternative to the ordinary MOSFETs for the low power applications in the nanoscale regime. This paper focus on the dual material gate junctionless FET with vertically graded profile. Comparable value of ON current, reduced OFF current, higher ON-to-OFF current ratio, and lower DIBL with improved subthreshold slope as compared to the conventional double gate junctionless FET with uniform doping profile have been reported.

# Keywords- Dual-material, junctionless FET, graded channel, low power

## 1. INTRODUCTION

From the late 1960s, the conventional metal-oxide-semiconductor field-effect-transistor (MOSFET) has been used as the prominent building block to realize complementary MOS circuits. The phenomenal progress signified by Moore's law in terms of gaining speed and packaging density has been achieved through the scaling of conventional MOSFETs (Dennard, 1974; Packan, 1999). But, the deviation of electrical performance of conventional MOSFETs in the sub-100 nm region has been attributed to the booming of short channel effects (SCEs) namely threshold voltage roll-off, increased drain induced barrier lowering (DIBL) with degraded subthreshold slope (SS), increased gate leakage current, reliability issues etc (Veeraraghvan et al., 1989; Ghani et al., 2000). To suppress these SCEs in the device structure, the gate controllability over the channel region has been boosted with the development of new multigate architectures (Kranti et al., 2006; Poiroux et al., 2005) like double gate (DG), tri gate, gate-all-around etc. However, due to lower gate capacitance as compared to other multigate devices and flexibility of using in asymmetric mode, the double gate architecture shows its robustness (Poiroux et al., 2005). Nevertheless, while scaling these new architectures, the device engineers faced the challenge of complex realization of ultra steep p-n junctions (Jazeri et al., 2018). Due to uniformly doped silicon film the junctionless field-effect-transistor (JLFET) overcomes this limitation with its structural simplicity (Colinge et al., 2010). With reduced fabrication complexity, the device can be realized with existing CMOS process flow. The device shows bulk conduction which suppresses the mobility degradation with increased temperature due to relaxation of surface scattering mechanism in flat band condition (Lee et al., 2010). In comparison to the conventional MOSFETs, the junctionless FETs show lower leakage current due to absence of reverse biased p-n junctions. This greatly enhances the device suitability for low power applications like dynamic random access memory (DRAM) and biosensor networks (Sahay et al., 2019). But, with the

technological advancement of junctionless device in sub-20 nm regime, drastic increase in DIBL and SS becomes critical. In junctionless FETs the major current component flows through the central part of the channel, hence reducing the doping concentration in the upper and lower part of silicon film may results into significant lowering of the OFF current. Thus, we propose a new dual-gate material DG junctionless FET structure with vertically graded profile (VGP) across the channel. With reduced doping in the upper and lower part of the silicon film and bulk conduction mechanism, the proposed device shows lower OFF state current, reduced DIBL with higher current ratio in sub 20 nm region as compared to the conventional junctionless FETs.



#### 2. DEVICE STRUCTURE AND SIMULATION SET-UP

Fig. 1 Schematic diagram of (a) Conventional double gate junctionless FET with uniform doping profile (UDP) (b) Proposed dual-gate material double gate junctionless FET with vertically graded profile (VGP).

The schematic view of uniformly doped conventional DG junctionless FET and the proposed dual-gate material DG junctionless FET with vertically graded profile is shown in Fig. 1. The parameters used in the device simulation have been listed in table 1. Both architectures have been simulated using SILVACO TCAD tool with gate length (L<sub>G</sub>) of 20 nm and silicon film thickness (t<sub>si</sub>) of 10 nm. The Hafnium oxide (HfO<sub>2</sub>) was used as high-k dielectric (k=22) to suppress the gate leakage current with effective oxide thickness (EOT) of 01 nm (Choi et al., 2011). The compatibility issues of high-k material with polysilicon gate electrode namely - pinning of Fermi-level and phonon scattering mechanism due to highly doped channel were avoided with application of metal as gate electrode material (Dadgour et al., 2010; Takeuchi et al., 2004). In proposed device, two gate materials with work function  $\phi_1$  and  $\phi_2$  of value 5.36 eV and 4.86 eV respectively with a difference of 0.5 eV were used to achieve better carrier transport. In case of the proposed device the length ratio  $0.5L_{G}$  for the two different gate materials have been kept constant (Lou et al., 2012). As shown in Fig. 1 (b), the total silicon film has been divided into three parts of thickness of  $t_1$ ,  $t_2$  and  $t_3$  with  $t_1 + t_2 + t_3 = t_{si}$ . The values of t1 and t3 have been considered as 04 nm while for  $t_2$  02 nm thickness has been used. Fixed doping concentration of  $1 \times 10^{18}$  cm<sup>-3</sup> was used in silicon film area with thickness t<sub>1</sub> and t<sub>3</sub>. Whereas, for silicon film area with thickness  $t_2$  a higher doping of value  $1 \times 10^{19}$  cm<sup>-3</sup> has been used. A uniform doping concentration of  $1 \times 10^{19}$  cm<sup>-3</sup> was taken in conventional DG junctionless device. The impact of high doping and band gap narrowing were considered with *fermi* and *bgn* models respectively. The Shockley-Read-Hall recombination has been modelled with srh and the mobility dependence on transverse and longitudinal electric field has been considered using cvt model in the simulation (TCAD ATLAS User Manual,

2016). An underlap area with constant length of 10 nm has been used on both source side  $(L_{US})$  and drain side  $(L_{UD})$  in the two device structures.

| Parameter                                                       | Conventional<br>DG JLFET<br>with UDP | DMG<br>DG JLFET<br>with VGP                                               |
|-----------------------------------------------------------------|--------------------------------------|---------------------------------------------------------------------------|
| Gate length, L <sub>G</sub>                                     | 20 nm                                | 20 nm                                                                     |
| Silicon film doping concentration, N <sub>D</sub>               | $1 \times 10^{19} \text{ cm}^{-3}$   | 1×10 <sup>18</sup> cm <sup>-3</sup> , 1×10 <sup>19</sup> cm <sup>-3</sup> |
| Total silicon film thickness, t <sub>si</sub>                   | 10 nm                                | 10 nm                                                                     |
| Silicon film thickness, t <sub>1</sub>                          |                                      | 04 nm                                                                     |
| Silicon film thickness, t <sub>2</sub>                          |                                      | 02 nm                                                                     |
| Silicon film thickness, t <sub>3</sub>                          |                                      | 04 nm                                                                     |
| Gate electrode work function, $\phi_1$ and $\phi_2$             | 5.36 eV                              | 5.36 eV, 4.86 eV                                                          |
| Effective oxide thickness, tox                                  | 01 nm                                | 01 nm                                                                     |
| Length of underlap region towards source end, $(L_{\text{US}})$ | 10 nm                                | 10 nm                                                                     |
| Length of underlap region towards drain end, $(L_{\text{UD}})$  | 10 nm                                | 10 m                                                                      |

Table I. Device simulation parameters used in the SILVACO TCAD tool

### 3. RESULTS AND DISCUSSION

Based on the device simulation set-up and parametric values listed in table1 following results for the two structures have been observed. In this section the curves represented by solid symbols depicts the results of DMG JLFET with vertically graded channel profile while the curves with open symbol are related to SMG JLFET with uniform doping profile.



Fig. 2 Comparison of drain current  $(I_D)$  vs. gate voltage  $(V_{GS})$  characteristics for single material gate junctionless FET with uniform doping profile and dual material gate junctionless FET with vertically graded profile.

The drain current (I<sub>D</sub>) for conventional and proposed junctionless FET has been compared on linear and logarithmic scale in fig. 2. The curve shown in the fig. 2 has been obtained in saturation region for drain-source voltage of 1.0V. Due to the application of dual material on the gate electrode the value of vertical electric field on the drain end is lowered and the proposed devices shows comparable ON current (I<sub>ON</sub>) in the range of  $10^{-4}$  (A/µm).



Fig. 3 Comparison of OFF current (I<sub>OFF</sub>) and current ratio (I<sub>ON</sub>/I<sub>OFF</sub>) for single material gate junctionless FET with uniform doping profile and dual material gate junctionless FET with vertically graded profile.

The impact of gate length scaling on various performance parameters of both device have been presented in fig. 3. Here, it can be observed that comparatively lower I<sub>OFF</sub> have been shown by the DMG JLFET with graded doping profile within the range of gate length from 30 nm to 5 nm. This has been attributed to the reduced value of doping concentration near the oxide-semiconductor interface which leads to lesser number of charge carriers in the device. Here, it can be observed, that at lower technology nodes the conventional junctionless FETshows the I<sub>OFF</sub> of the order of  $10^{-4}$  (A/µm), which detreorates the I<sub>ON</sub>/I<sub>OFF</sub> ratio below  $10^2$ . However, the proposed junctionless device shows the current ratio of the order of  $10^{-4}$  even for the gate length of 5 nm due to lower OFF current as shown in fig. 3.

As the gate length shrinks the interaction between drain and source region increases. This is due to impact of increased drain voltage which leads to barrier lowering at sourcechannel interface. The barrier lowering at source end eases the introduction of charge carrier from source into the channel and reduction in threshold voltage of the device. Hence, more DIBL value has been observed with gate length scaling. However, due to vertically graded channel, lower number of charge carriers are introduced in the proposed junctionless device, hence lesser value of DIBL has been observed as compared to the conventional junctionless FET as shown in fig. 4. From fig. 4 it can also be noted that the proposed device shows comparable subthreshold slope as compared to the conventional junction in doping concentration results in to trivial lowering of ON current, but significant reduction in OFF current, which leads to lowering of subthreshold slope for the proposed device.



Fig. 4 Comparison of drain induced barrier lowering and subthreshold slope for single material gate junctionless FET with uniform doping profile and dual material gate junctionless FET with vertically graded profile.

### 4. CONCLUSIONS

The electrical performance of proposed dual material gate junctionless FET with vertically graded profile has been compared with the conventional junctionless FET. Due to vertically graded channel, lower numbers of charge carriers are allowed in the silicon film. As a result, the proposed device shows improved characteristics in terms of lower I<sub>OFF</sub>, reduced DIBL, higher I<sub>ON</sub>/I<sub>OFF</sub> ratio and improved SS with scaling of physical gate length. It is also concluded that with lower I<sub>OFF</sub> and comparable I<sub>ON</sub> the proposed device can be a used as a potential candidate to realize the circuits in low power applications.

#### References

- 1. Dennard, R., 1974, Design of ion-implanted MOSFET's with very small physical dimensions. IEEE Journal of Solid State Circuits, 9(5), 256-268.
- 2. Packan, P.A., 1999, Pushing the Limits. Science, 285(5436), 2079-2081.
- 3. Veeraraghavan, S., Fossum J.G., 1989, Short-channel effects in SOI MOSFETs. IEEE Transactions on Electron Devices, 36(3), 522-528.
- 4. Ghani, T., Mistry, K., Packan, P., 2000, Scaling challenges and device design requirements for high performance sub-50 nm gate length planar CMOS MOSFETs. Digest of Technical Papers Symposium on VLSI Technology, Honolulu, 174–175.
- 5. Kranti, A., Armstrong, G. A., 2006, Performance assessment of nanoscale double- and triple-gate FinFETs. Semiconductor Science and Technology, 21, 409-421.
- Poiroux, T., Vinet, M., Faynot, O., Widiez, J., Lolivier, J., Ernst, T., Previtali, B., Deleonibus, S., 2005, Multiple Gate Devices: advantages and challenges. Microelectronics Engineering, 80, 378-385.

- 7. Jazeri, F., Sallese, J. M., 2018, *Modeling Nanowire and Double-Gate Junctionless Field Effect MOSFETs*. Cambridge University Press, United Kingdom.
- 8. Colinge, J. P., et al., 2010, Nanowire MOSFETs without junctions. Nature Nanotechnology, 5(3), 225–229.
- 9. Lee, C. W., et al., 2010, High-Temperature Performance of Silicon Junctionless MOSFETs. IEEE Transactions on Electron Devices, 57(3), 620-625.
- 10. Sahay, S., Kumar, M. J., 2019, Junctionless Field-Effect-Transistors: Design, Modeling, and Simulation. First Edition, John Wiley & Sons.
- 11. Choi, J. H., Mao, Y., Chang, J. P., 2011, Development of hafnium based high-k materials-A review. Material Science and Engineering, 72, 97-136.
- Dadgour, H.F., Endo, K., De, V.K., et al., 2010, Grain-orientation induced work function variation in nanoscale metal-gate transistors—Part I: modeling, analysis, and experimental validation. IEEE Transaction on Electron Device, 57, 2504– 2514.
- Takeuchi, H., Wong, H.Y., Ha, D., et al., 2004, Impact of oxygen vacancies on high-k gate stack engineering. IEDM Technical Digest. IEEE International Electron Devices Meeting, 829–832.
- 14. Lou, H., et al., 2012, A Junctionless Nanowire Transistor With a Dual-Material Gate. IEEE Transaction on Electron Device, 59(7), 1829-1836.
- 15. TCAD (2016) ATLAS device user manual Silvaco, Available at https://dynamic.silvaco.com